Part Number Hot Search : 
1SS40 2N4071 RRX005P DTB12 2SC1413A JANSR2N 001AC NJU7719
Product Description
Full Text Search
 

To Download AT49BV040- Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Features
* * * * * * * * *
Single Voltage for Read and Write: 2.7V to 3.6V (BV), 3.0V to 3.6V (LV) Fast Read Access Time - 70 ns Internal Program Control and Timer 16K Bytes Boot Block with Lockout Fast Chip Erase Cycle Time - 10 seconds Byte-by-byte Programming - 30 s/Byte Typical Hardware Data Protection Data Polling for End of Program Detection Low Power Dissipation - 25 mA Active Current - 50 A CMOS Standby Current * Typical 10,000 Write Cycles * Small Packaging - 8 x 14 mm VSOP/TSOP
Description
The AT49BV/LV040 are 3-volt only, 4-megabit Flash memories organized as 524,288 words of 8-bits each. Manufactured with Atmel's advanced nonvolatile CMOS technology, the devices offer access times to 70 ns with power dissipation of just 90 mW over the commercial temperature range. When the device is deselected, the CMOS standby current is less than 50 A. The device contains a user-enabled "boot block" protection feature. The AT49BV/LV040 locates the boot block at lowest order addresses ("bottom boot"). (continued)
4-megabit (512K x 8) Single 2.7-volt Battery-VoltageTM Flash Memory AT49BV040 AT49LV040
Pin Configurations
Pin Name A0 - A18 CE OE WE I/O0 - I/O7 Function Addresses Chip Enable Output Enable Write Enable Data Inputs/Outputs VSOP Top View (8 x 14 mm) or TSOP Top View (8 x 20 mm)
A11 A9 A8 A13 A14 A17 WE VCC A18 A16 A15 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 GND I/O2 I/O1 I/O0 A0 A1 A2 A3
PLCC Top View
A12 A15 A16 A18 VCC WE A17 I/O1 I/O2 GND I/O3 I/O4 I/O5 I/O6 14 15 16 17 18 19 20 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 5 6 7 8 9 10 11 12 13 4 3 2 1 32 31 30 29 28 27 26 25 24 23 22 21 A14 A13 A8 A9 A11 OE A10 CE I/O7
Rev. 0679D-03/01
1
To allow for simple in-system reprogrammability, the AT49BV/LV040 does not require high input voltages for programming. Three-volt-only commands determine the read and programming operation of the device. Reading data out of the device is similar to reading from an EPROM. Reprogramming the AT49BV/LV040 is performed by erasi ng th e e n ti r e f o ur m e ga bi t s of m e m or y a nd th e n programming on a byte-by-byte basis. The typical byte programming time is a fast 30 s. The end of a program cycle can be optionally detected by the Data Polling feature.
Once the end of a byte program cycle has been detected, a new access for a read or program can begin. The typical number of program and erase cycles is in excess of 10,000 cycles. The optional 16K bytes boot block section includes a reprogramming write lockout feature to provide data integrity. The boot sector is designed to contain user-secure code, and when the feature is enabled, the boot sector is permanently protected from being reprogrammed.
Block Diagram
VCC GND OE WE CE DATA INPUTS/OUTPUTS I/O7 - I/O0 8 OE, CE, AND WE LOGIC DATA LATCH INPUT/OUTPUT BUFFERS Y-GATING 7FFFFH X DECODER MAIN MEMORY (496K BYTES) OPTIONAL BOOT BLOCK (16K BYTES) 04000H 03FFFH 00000H
Y DECODER ADDRESS INPUTS
Device Operation
READ: The AT49BV/LV040 is accessed like an EPROM. When CE and OE are low and WE is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the highimpedance state whenever CE or OE is high. This dual-line control gives designers flexibility in preventing bus contention. ERASURE: Before a byte can be reprogrammed, the 512K bytes memory array (or 496K bytes if the boot block featured is used) must be erased. The erased state of the memory bits is a logical "1". The entire device can be erased at one time by using a six-byte software code. The software chip erase code consists of six-byte load commands to specific address locations with a specific data pattern (please refer to "Chip Erase Cycle Waveforms" on page 8). After the software chip erase has been initiated, the device will internally time the erase operation so that no external clocks are required. The maximum time needed to erase the whole chip is tEC. If the boot block lockout feature has been enabled, the data in the boot sector will not be erased. BYTE PROGRAMMING: Once the memory array is erased, the device is programmed (to a logical "0") on a byte-by-byte basis. Please note that a data "0" cannot be programmed back to a "1"; only erase operations can convert "0"s to "1"s. Programming is accomplished via the internal device command register and is a four-bus cycle operation (please refer to the Command Definitions table). The device will automatically generate the required internal program pulses. The program cycle has addresses latched on the falling edge of WE or CE, whichever occurs last, and the data latched on the rising edge of WE or CE, whichever occurs first. Programming is completed after the specified tBP cycle time. The Data Polling feature may also be used to indicate the end of a program cycle. BOOT BLOCK PROGRAMMING LOCKOUT: The device has one designated block that has a programming lockout feature. This feature prevents programming of data in the designated block once the feature has been enabled. The size of the block is 16K bytes. This block, referred to as the boot block, can contain secure code that is used to bring up the system. Enabling the lockout feature will allow the boot
2
AT49BV/LV040
AT49BV/LV040
code to stay in the device while data in the rest of the device is updated. This feature does not have to be activated; the boot block's usage as a write-protected region is optional to the user. The address range of the boot block is 00000H to 03FFFH. Once the feature is enabled, the data in the boot block can no longer be erased or programmed. Data in the main memory block can still be changed through the regular programming method. To activate the lockout feature, a series of six program commands to specific addresses with specific data must be performed. Please refer to the Command Definitions table. BOOT BLOCK LOCKOUT DETECTION: A software method is available to determine if programming of the boot block section is locked out. When the device is in the software product identification mode (see Software Product Identification Entry and Exit sections) a read from address location 00002H will show if programming the boot block is locked out. If the data on I/O0 is low, the boot block can be programmed; if the data on I/O0 is high, the program lockout feature has been activated and the block cannot be programmed. The software product identification code should be used to return to standard operation. PRODUCT IDENTIFICATION: The product identification mode identifies the device and manufacturer as Atmel. It may be accessed by hardware or software operation. The hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the Atmel product. For details, see "Operating Modes" on page 5 (for hardware operation) or "Software Product Identification Entry/Exit" on page 10. The manufacturer and device codes are the same for both modes. DATA POLLING: The AT49BV/LV040 features Data Polling to indicate the end of a program cycle. During a program cycle, an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. Data Polling may begin at any time during the program cycle. TO G G L E B I T: I n a d d i t i o n t o D a t a P o l l i n g , t h e AT49BV/LV040 provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle. HARDWARE DATA PROTECTION: The Hardware Data Protection feature protects against inadvertent programs to the AT49BV/LV040 in the following ways: (a) VCC sense: if VCC is below 1.8V (typical), the program function is inhibited. (b) Program inhibit: holding any one of OE low, CE high or WE high inhibits program cycles. (c) Noise filter: pulses of less than 15 ns (typical) on the WE or CE inputs will not initiate a program cycle. INPUT LEVELS: While operating with a 2.7V to 3.6V power supply, the address inputs and control inputs (OE, CE and WE) may be driven from 0 to 5.5V without adversely affecting the operation of the device. The I/O lines can only be driven from 0 to VCC + 0.6V.
3
Command Definition (in Hex)
Command Sequence Read Chip Erase Byte Program Boot Block Lockout Product ID Entry Product ID Exit(2)
(2) (1)
Bus Cycles 1 6 4 6 3 3
1st Bus Cycle Addr Addr 5555 5555 5555 5555 5555 Data DOUT AA AA AA AA AA
2nd Bus Cycle Addr Data
3rd Bus Cycle Addr Data
4th Bus Cycle Addr Data
5th Bus Cycle Addr Data
6th Bus Cycle Addr Data
2AAA 2AAA 2AAA 2AAA 2AAA
55 55 55 55 55
5555 5555 5555 5555 5555
80 A0 80 90 F0
5555 Addr 5555
AA DIN AA
2AAA
55
5555
10
2AAA
55
5555
40
Product ID Exit 1 XXXX F0 Notes: 1. The 16K byte boot sector has the address range 00000H to 03FFFH. 2. Either one of the Product ID Exit commands can be used.
Absolute Maximum Ratings*
Temperature under Bias ................................ -55C to +125C Storage Temperature ..................................... -65C to +150C All Input Voltages (including NC Pins) with Respect to Ground ...................................-0.6V to +6.25V All Output Voltages with Respect to Ground .............................-0.6V to VCC + 0.6V Voltage on OE with Respect to Ground ..................................-0.6V to + 13.5V *NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
4
AT49BV/LV040
AT49BV/LV040
DC and AC Operating Range
AT49LV040-70 Operating Temperature (Case) VCC Power Supply Com. Ind. 0C - 70C -40C - 85C 3.0V to 3.6V AT49BV/LV040-90 0C - 70C -40C - 85C 2.7V to 3.6V/3.0V to 3.6V AT49BV040-12 0C - 70C -40C - 85C 2.7V to 3.6V
Operating Modes
Mode Read Program
(2)
CE VIL VIL VIH X X X
OE VIL VIH X(1) X VIL VIH
WE VIH VIL X VIH X X
Ai Ai Ai X
I/O DOUT DIN High-Z
Standby/Write Inhibit Program Inhibit Program Inhibit Output Disable Product Identification
High-Z
Hardware
VIL
VIL
VIH
A1 - A18 = VIL, A9 = VH,(3) A0 = VIL A1 - A18 = VIL, A9 = VH,(3) A0 = VIH A0 = VIL, A1 - A18 = VIL A0 = VIH, A1 - A18 = VIL
Manufacturer Code(4) Device Code(4) Manufacturer Code(4) Device Code(4)
Software(2) Notes: 1. 2. 3. 4. X can be VIL or VIH. Refer to AC programming waveforms. VH = 12.0V 0.5V. Manufacturer Code: 1FH Device Code: 13H
DC Characteristics
Symbol ILI ILO ISB1 ISB2 ICC VIL VIH VOL VOH Notes:
(1)
Parameter Input Load Current Output Leakage Current VCC Standby Current CMOS VCC Standby Current TTL VCC Active Current Input Low Voltage Input High Voltage Output Low Voltage
Condition VIN = 0V to VCC VI/O = 0V to VCC CE = VCC - 0.3V to VCC CE = 2.0V to VCC f = 5 MHz; IOUT = 0 mA, VCC = 3.6V
Min
Typ
Max 10 10 50 1 25 0.8
Units A A A mA mA V V
2.0 IOL = 2.1 mA 2.4 0.45
V V
Output High Voltage IOH = -100 A; VCC = 3.0V 1. In the erase mode, ICC is 50 mA. 2. See details under "Software Product Identification Entry/Exit" on page 10.
5
AC Read Characteristics
AT49LV040-70 Symbol tACC tCE
(1) (2)
AT49BV/LV040-90 Min Max 90 90 0 0 0 40 25
AT49BV040-12 Min Max 120 120 0 0 0 50 30 Units ns ns ns ns ns
Parameter Address to Output Delay CE to Output Delay OE to Output Delay CE or OE to Output Float Output Hold from OE, CE or Address, whichever comes first
Min
Max 70 70
tOE
0 0 0
35 25
tDF(3)(4) tOH
AC Read Waveforms(1)(2)(3)(4)
Notes:
1. CE may be delayed up to tACC - tCE after the address transition without impact on tACC. 2. OE may be delayed up to tCE - tOE after the falling edge of CE without impact on tCE or by tACC - tOE after an address change without impact on tACC. 3. tDF is specified from OE or CE, whichever occurs first (CL = 5 pF). 4. This parameter is characterized and is not 100% tested.
Input Test Waveforms and Measurement Level
Output Test Load
tR, tF < 5 ns
Pin Capacitance
f = 1 MHz, T = 25C(1)
Symbol CIN COUT Note: Typ 4 Max 6 Units pF pF Conditions VIN = 0V VOUT = 0V
8 12 1. This parameter is characterized and is not 100% tested.
6
AT49BV/LV040
AT49BV/LV040
AC Byte Load Characteristics
Symbol tAS, tOES tAH tCS tCH tWP tDS tDH, tOEH tWPH Parameter Address, OE Setup Time Address Hold Time Chip Select Setup Time Chip Select Hold Time Write Pulse Width (WE or CE) Data Setup Time Data, OE Hold Time Write Pulse Width High Min 0 100 0 0 200 100 0 200 Max Units ns ns ns ns ns ns ns ns
AC Byte Load Waveforms
WE Controlled
CE Controlled
7
Program Cycle Characteristics
Symbol tBP tAS tAH tDS tDH tWP tWPH tEC Parameter Byte Programming Time Address Setup Time Address Hold Time Data Setup Time Data Hold Time Write Pulse Width Write Pulse Width High Erase Cycle Time 0 100 100 0 200 200 10 Min Typ 30 Max 50 Units s ns ns ns ns ns ns seconds
Program Cycle Waveforms
Chip Erase Cycle Waveforms
Note:
OE must be high only when WE and CE are both low.
8
AT49BV/LV040
AT49BV/LV040
Data Polling Characteristics(1)
Symbol tDH tOEH tOE tWR Notes: Parameter Data Hold Time OE Hold Time OE to Output Delay
(2)
Min 0 10
Typ
Max
Units ns ns ns
Write Recovery Time 1. These parameters are characterized and not 100% tested. 2. See tOE spec in "AC Read Characteristics" on page 6.
0
ns
Data Polling Waveforms
Toggle Bit Characteristics(1)
Symbol tDH tOEH tOE tOEHP tWR Notes: Parameter Data Hold Time OE Hold Time OE to Output Delay(2) OE High Pulse Write Recovery Time 1. These parameters are characterized and not 100% tested. 2. See tOE spec in "AC Read Characteristics" on page 6. 150 0 Min 0 10 Typ Max Units ns ns ns ns ns
Toggle Bit Waveforms(1)(2)(3)
Notes:
1. Toggling either OE or CE or both OE and CE will operate toggle bit. The tOEHP specification must be met by the toggling input(s). 2. Beginning and ending state of I/O6 will vary. 3. Any address location may be used but the address should not vary.
9
Software Product Identification Entry(1)
LOAD DATA AA TO ADDRESS 5555 LOAD DATA 55 TO ADDRESS 2AAA LOAD DATA 90 TO ADDRESS 5555 ENTER PRODUCT IDENTIFICATION (2)(3)(4) MODE
Boot Block Lockout Feature Enable Algorithm(1)
LOAD DATA AA TO ADDRESS 5555 LOAD DATA 55 TO ADDRESS 2AAA LOAD DATA 80 TO ADDRESS 5555 LOAD DATA AA TO ADDRESS 5555 LOAD DATA 55 TO ADDRESS 2AAA LOAD DATA 40 TO ADDRESS 5555
Software Product Identification Exit
LOAD DATA AA TO ADDRESS 5555 LOAD DATA 55 TO ADDRESS 2AAA LOAD DATA F0 TO ADDRESS 5555 EXIT PRODUCT IDENTIFICATION MODE (4) OR LOAD DATA F0 TO ANY ADDRESS
(1)
EXIT PRODUCT IDENTIFICATION MODE (4)
PAUSE 1 second
(2)
Notes:
Notes:
1. Data Format: I/O7 - I/O0 (Hex); Address Format: A14 - A0 (Hex). 2. A1 - A18 = VIL. Manufacturer Code is read for A0 = VIL; Device Code is read for A0 = VIH. 3. The device does not remain in identification mode if powered down. 4. The device returns to standard operation mode. 5. Manufacturer Code: 1FH Device Code: 13H
1. Data Format: I/O7 - I/O0 (Hex); Address Format: A14 - A0 (Hex). 2. Boot Block Lockout feature enabled.
10
AT49BV/LV040
AT49BV/LV040
AT49BV/LV040 Ordering Information
tACC (ns) 90 ICC (mA) Active 25 Standby 0.05 Ordering Code AT49BV040-90JC AT49BV040-90TC AT49BV040-90VC AT49BV040-90JI AT49BV040-90TI AT49BV040-90VI 120 25 0.05 AT49BV040-12JC AT49BV040-12TC AT49BV040-12VC AT49BV040-12JI AT49BV040-12TI AT49BV040-12VI 70 25 0.05 AT49LV040-70JC AT49LV040-70TC AT49LV040-70VC AT49LV040-70JI AT49LV040-70TI AT49LV040-70VI 90 25 0.05 AT49LV040-90JC AT49LV040-90TC AT49LV040-90VC AT49LV040-90JI AT49LV040-90TI AT49LV040-90VI Package 32J 32T 32V 32J 32T 32V 32J 32T 32V 32J 32T 32V 32J 32T 32V 32J 32T 32V 32J 32T 32V 32J 32T 32V Operation Range Commercial (0C to 70C) Industrial (-40C to 85C) Commercial (0C to 70C) Industrial (-40C to 85C) Commercial (0C to 70C) Industrial (-40C to 85C) Commercial (0C to 70C) Industrial (-40C to 85C)
Package Type 32J 32T 32V 32-lead, Plastic J-leaded Chip Carrier Package (PLCC) 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 20 mm) 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 14 mm)
11
Packaging Information
32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters)
JEDEC STANDARD MS-016 AE
32T, 32-lead, Plastic Thin Small Outline Package (TSOP) Dimensions in Millimeters and (Inches)*
JEDEC OUTLINE MO-142 BA
.045(1.14) X 45
PIN NO. 1 IDENTIFY
.025(.635) X 30 - 45 .012(.305) .008(.203) .530(13.5) .490(12.4) .021(.533) .013(.330) .030(.762) .015(.381) .095(2.41) .060(1.52) .140(3.56) .120(3.05)
INDEX MARK
.032(.813) .026(.660)
.553(14.0) .547(13.9) .595(15.1) .585(14.9)
18.5(.728) 18.3(.720)
20.2(.795) 19.8(.780)
.050(1.27) TYP
.300(7.62) REF .430(10.9) .390(9.90) AT CONTACT POINTS
0.50(.020) BSC
7.50(.295) REF 8.20(.323) 7.80(.307)
0.25(.010) 0.15(.006)
1.20(.047) MAX
.022(.559) X 45 MAX (3X) .453(11.5) .447(11.4) .495(12.6) .485(12.3)
0 5 REF
0.15(.006) 0.05(.002) 0.20(.008) 0.10(.004) 0.70(.028) 0.50(.020)
*Controlling dimension: millimeters 32V, 32-lead, Plastic Thin Small Outline Package (TSOP) Dimensions in Millimeters and (Inches)*
JEDEC OUTLINE MO-142 BA
INDEX MARK
12.5(.492) 12.3(.484)
14.2(.559) 13.8(.543)
0.50(.020) BSC
7.50(.295) REF 8.10(.319) 7.90(.311)
0.25(.010) 0.15(.006)
1.20(.047) MAX
0.15(.006) 0.05(.002) 0 5 REF 0.20(.008) 0.10(.004) 0.70(.028) 0.50(.020)
*Controlling dimension: millimeters 12
AT49BV/LV040
Atmel Headquarters
Corporate Headquarters
2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600
Atmel Operations
Atmel Colorado Springs
1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759
Europe
Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500
Atmel Rousset
Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001
Atmel Smart Card ICs
Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743
Asia
Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369
Atmel Grenoble
Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480
Japan
Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581
Fax-on-Demand
North America: 1-(800) 292-8635 International: 1-(408) 441-0732
e-mail
literature@atmel.com
Web Site
http://www.atmel.com
BBS
1-(408) 436-4309
(c) Atmel Corporation 2001. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. Battery-Voltage is a trademark of Atmel Corporation. Terms and product names in this document may be trademarks of others.
Printed on recycled paper.
0679D-03/01/xM


▲Up To Search▲   

 
Price & Availability of AT49BV040-

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X